## CHAPTER 5

#### Exercise 5.1

(a) From Equation 5.1, we find the 64-bit ripple-carry adder delay to be:

$$t_{\text{ripple}} = Nt_{\text{FA}} = 64(450 \text{ ps}) = 28.8 \text{ ns}$$

(b) From Equation 5.6, we find the 64-bit carry-lookahead adder delay to be:

$$t_{CLA} = t_{pg} + t_{pg\_block} + \left(\frac{N}{k} - 1\right) t_{AND\_OR} + k t_{FA}$$
  
 $t_{CLA} = \left[150 + (6 \times 150) + \left(\frac{64}{4} - 1\right)300 + (4 \times 450)\right] = 7.35 \text{ ns}$ 

(Note: the actual delay is only 7.2 ns because the first AND\_OR gate only has a 150 ps delay.)

(c) From Equation 5.11, we find the 64-bit prefix adder delay to be:

$$t_{PA} = t_{pg} + \log_2 N(t_{pg\_prefix}) + t_{XOR}$$
  
 $t_{PA} = [150 + 6(300) + 150] = 2.1 \text{ ns}$ 

#### Exercise 5.3

A designer might choose to use a ripple-carry adder instead of a carry-lookahead adder if chip area is the critical resource and delay is not the critical constraint.

## Exercise 5.5



FIGURE 5.1 16-bit prefix adder with "gray cells"

## Exercise 5.7

(a) We show an 8-bit priority circuit in Figure 5.2. In the figure  $X_7 = \overline{A}_7$ ,  $X_{7:6} = \overline{A}_7 \overline{A}_6$ ,  $X_{7:5} = \overline{A}_7 \overline{A}_6 \overline{A}_5$ , and so on. The priority encoder's delay is  $\log_2 N$  2-input AND gates followed by a final row of 2-input AND gates. The final stage is an (N/2)-input OR gate. Thus, in general, the delay of an N-input priority encoder is:

$$t_{pd\_priority} = (\log_2 N + 1)t_{pd\_AND2} + t_{pd\_ORN/2}$$



FIGURE 5.2 8-input priority encoder

## **SystemVerilog**

```
module priorityckt(input logic [7:0] a,
                   output logic [2:0] z);
  logic [7:0] y;
             x7, x76, x75, x74, x73, x72, x71;
  logic
  logic
             x32, x54, x31;
  logic [7:0] abar;
  // row of inverters
  assign abar = ~a;
  // first row of AND gates
  assign x7 = abar[7];
  assign x76 = abar[6] \& x7;
  assign x54 = abar[4] \& abar[5];
  assign x32 = abar[2] & abar[3];
  // second row of AND gates
  assign x75 = abar[5] \& x76;
  assign x74 = x54 \& x76;
  assign x31 = abar[1] & x32;
  // third row of AND gates
 assign x73 = abar[3] \& x74;
  assign x72 = x32 \& x74;
  assign x71 = x31 \& x74;
  // fourth row of AND gates
  assign y = \{a[7], a[6] \& x7, a[5] \& x76,
              a[4] & x75, a[3] & x74, a[2] & x73,
              a[1] & x72, a[0] & x71};
  // row of OR gates
  assign z = \{ | \{y[7:4]\},
                {y[7:6], y[3:2]},
               |\{y[1], y[3], y[5], y[7]\}|;
endmodule
```

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity priorityckt is
  port(a: in STD_LOGIC_VECTOR(7 downto 0);
        z: out STD_LOGIC_VECTOR(2 downto 0));
end;
architecture synth of priorityckt is
  signal y, abar: STD_LOGIC_VECTOR(7 downto 0);
  signal x7, x76, x75, x74, x73, x72, x71,
          x32, x54, x31: STD_LOGIC;
begin
   -- row of inverters
  abar <= not a;
  -- first row of AND gates
  x7 <= abar(7);
  x76 \le abar(6) and x7;
  x54 \le abar(4) and abar(5);
  x32 \le abar(2) and abar(3);
  -- second row of AND gates
  x75 \le abar(5) and x76;
  x74 \le x54 and x76;
  x31 \le abar(1) and x32;
  -- third row of AND gates
  x73 \le abar(3) and x74;
  x72 \le x32 \text{ and } x74;
  x71 \le x31 \text{ and } x74;
  -- fourth row of AND gates
  y \le (a(7) \& (a(6) and x7) \& (a(5) and x76) &
         (a(4) \text{ and } x75) \& (a(3) \text{ and } x74) \& (a(2) \text{ and}
x73) &
        (a(1) and x72) & (a(0) and x71));
  -- row of OR gates
  z \le (y(7) \text{ or } y(6) \text{ or } y(5) \text{ or } y(4)) &
           (y(7) \text{ or } y(6) \text{ or } y(3) \text{ or } y(2)) \&
          (y(1) \text{ or } y(3) \text{ or } y(5) \text{ or } y(7)) );
end;
```

## **SystemVerilog**

#### **VHDL**

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use IEEE.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity alu32 is
 port(A, B: in STD_LOGIC_VECTOR(31 downto 0);
      F: in STD_LOGIC_VECTOR(2 downto 0);
             out STD_LOGIC_VECTOR(31 downto 0));
end;
architecture synth of alu32 is
 signal S, Bout:
                   STD_LOGIC_VECTOR(31 downto 0);
  Bout \leftarrow (not B) when (F(2) = '1') else B;
  S \le A + Bout + F(2);
  process(all) begin
   case F(1 downto 0) is
      when "00" => Y <= A and Bout;
      when "01" => Y <= A or Bout;
     when "10" => Y \le S;
      when "11" => Y <=
      ("000000000000000000000000000000000" & S(31));
     when others => Y <= X"00000000";
    end case;
  end process;
end;
```

#### Exercise 5.11

#### **SystemVerilog**

```
module alu32(input logic [31:0] A, B,
             input logic [2:0] F,
             output logic [31:0] Y,
             output logic Zero, Overflow);
 logic [31:0] S, Bout;
 assign Bout = F[2] ? ~B : B;
 assign S = A + Bout + F[2];
 always_comb
   case (F[1:0])
     2'b00: Y <= A & Bout;
     2'b01: Y <= A | Bout;
     2'b10: Y <= S;
     2'b11: Y <= S[31];
    endcase
  assign Zero = (Y == 32'b0);
 always_comb
   case (F[2:1])
     2'b01: Overflow <= A[31] & B[31] & ~S[31] |
                        ~A[31] & ~B[31] & S[31];
     2'b11: Overflow <= ~A[31] & B[31] & S[31] |
                        A[31] & ~B[31] & ~S[31];
     default: Overflow <= 1'b0;
    endcase
endmodule
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use IEEE.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity alu32 is
                 in STD_LOGIC_VECTOR(31 downto 0);
  port(A, B:
       F:
                 in STD LOGIC VECTOR(2 downto 0);
           inout STD_LOGIC_VECTOR(31 downto 0);
      Overflow: out STD_LOGIC;
      Zero: out STD_LOGIC);
end;
architecture synth of alu32 is
  signal S, Bout:
                       STD_LOGIC_VECTOR(31 downto 0);
begin
  Bout \leftarrow (not B) when (F(2) = '1') else B;
  S \le A + Bout + F(2);
  -- alu function
  process(all) begin
    case F(1 downto 0) is
      when "00" \Rightarrow Y \iff A and Bout;
      when "01" => Y <= A or Bout;
      when "10" => Y <= S;
      when "11" => Y <=
        ("00000000000000000000000000000000" & S(31));
      when others => Y <= X"00000000";
    end case;
  end process;
  Zero \leftarrow '1' when (Y = X"00000000") else '0';
  -- overflow circuit
  process(all) begin
    case F(2 downto 1) is
      when "01" => Overflow <=
         (A(31) \text{ and } B(31) \text{ and } (\text{not } (S(31)))) \text{ or }
         ((not A(31)) and (not B(31)) and S(31));
      when "11" => Overflow <=
         ((not A(31)) and B(31) and S(31)) or
         (A(31) \text{ and } (\text{not } B(31)) \text{ and } (\text{not } S(31)));
      when others => Overflow <= '0';
    end case;
  end process;
end;
```

A 2-bit left shifter creates the output by appending two zeros to the least significant bits of the input and dropping the two most significant bits.



FIGURE 5.3 2-bit left shifter, 32-bit input and output

#### 2-bit Left Shifter

## **SystemVerilog**

#### **VHDL**

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity leftshift2_32 is
  port(a: in STD_LOGIC_VECTOR(31 downto 0);
        y: out STD_LOGIC_VECTOR(31 downto 0));
end;
architecture synth of leftshift2_32 is
begin
  y <= a(29 downto 0) & "00";
end;</pre>
```

#### Exercise 5.15



FIGURE 5.4 8-bit left shifter using 24 2:1 multiplexers

## Exercise 5.17

(b)  $B = A_{N-1}$  (the most significant bit of A), repeated N times to fill all N bits of B

(c) 
$$B = A$$
,  $C = 0$ ,  $k = N$  - shamt

(d) 
$$B = A$$
,  $C = A$ ,  $k = shamt$ 

(e) 
$$B = A, C = A, k = N$$
 - shamt

#### Exercise 5.19

$$t_{pd\_DIV4} = 4 (4t_{FA} + t_{MUX}) = 16t_{FA} + 4t_{MUX}$$

$$t_{pd\_DIVN} = N^2 t_{FA} + N t_{MUX}$$

#### Exercise 5.21



FIGURE 5.5 Sign extension unit (a) symbol, (b) underlying hardware

## **SystemVerilog**

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity signext4_8 is
   port(a: in STD_LOGIC_VECTOR(3 downto 0);
        y: out STD_LOGIC_VECTOR(7 downto 0));
end;
architecture synth of signext4_8 is
begin
```

#### Exercise 5.23

$$\begin{array}{r|rrrr}
100.110 \\
1100 & 111001.000 \\
-1100 & \downarrow & \downarrow & \\
\hline
001001 & 0 \\
- & 110 & 0 \\
- & 11 & 00 \\
- & 11 & 00 \\
\hline
0
\end{array}$$

#### Exercise 5.25

- (a)  $1000\ 1101\ .\ 1001\ 0000 = 0x8D90$
- (b)  $0010\ 1010\ .\ 0101\ 0000 = 0x2A50$
- (c)  $1001\ 0001$  .  $0010\ 1000 = 0x9128$

#### Exercise 5.27

- (a)  $1111\ 0010$  .  $0111\ 0000 = 0$ xF270
- (b)  $0010\ 1010\ .\ 0101\ 0000 = 0x2A50$
- (c)  $1110\ 1110\ .\ 1101\ 1000 = 0$ xEED8

#### Exercise 5.29

#### Exercise 5.31

- (a) 5.5
- (b)  $-0000.0001_2 = -0.0625$
- (c) 8

#### Exercise 5.33

#### Exercise 5.35

```
(a) 0xC0D20004 = 1\ 1000\ 0001\ 101\ 0010\ 0000\ 0000\ 0000\ 0100
= -1.101\ 0010\ 0000\ 0000\ 0000\ 0011\ 0000\ 0010\ 0000
= 1.100\ 0000\ 0111\ 0000\ 001\ \times 2^{101}
```

When adding these two numbers together, 0xC0D20004 becomes:

 $0\times 2^{101}$  because all of the significant bits shift off the right when making the exponents equal. Thus, the result of the addition is simply the second number:

0x72407020

```
(b) 0xC0D20004 = 1\ 1000\ 0001\ 101\ 0010\ 0000\ 0000\ 0000\ 0100 = -1.101\ 0010\ 0000\ 0000\ 0000\ 0100\ 0000\ 0000\ 0000\ 0100 = 1.101\ 1100\ 0000\ 0000\ 0000\ 01\times 2^2
```

 $1.101\ 1100\ 0000\ 0000\ 0000\ 01 \times 2^2$ 

This is counterintuitive because the second number (0x3FF80000) does not affect the result because its order of magnitude is less than  $2^{23}$  of the other numbers. This second number's significant bits are shifted off when the exponents are made equal.

#### Exercise 5.37

(a) 
$$2(2^{31} - 1 - 2^{23}) = 2^{32} - 2 - 2^{24} = 4,278,190,078$$
  
(b)  $2(2^{31} - 1) = 2^{32} - 2 = 4,294,967,294$ 

(c)  $\pm\infty$  and NaN are given special representations because they are often used in calculations and in representing results. These values also give useful information to the user as return values, instead of returning garbage upon overflow, underflow, or divide by zero.

#### Exercise 5.39



FIGURE 5.6 Floating-point adder hardware: (a) block diagram, (b) underlying hardware

## **SystemVerilog**

endmodule

```
module fpadd(input logic [31:0] a, b,
             output logic [31:0] s);
  logic [7:0] expa, expb, exp_pre, exp, shamt;
  logic
               alessb;
  logic [23:0] manta, mantb, shmant;
  logic [22:0] fract;
  assign {expa, manta} = {a[30:23], 1'b1, a[22:0]};
  assign \{expb, mantb\} = \{b[30:23], 1'b1, b[22:0]\};
  assign s
                       = {1'b0, exp, fract};
            expcomp1(expa, expb, alessb, exp_pre,
  expcomp
                     shamt);
  shiftmant shiftmant1(alessb, manta, mantb,
                       shamt, shmant);
            addmant1(alessb, manta, mantb,
  addmant
                     shmant, exp_pre, fract, exp);
```

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
use IEEE.STD_LOGIC_UNSIGNED.all;
use IEEE.STD_LOGIC_ARITH.all;
entity fpadd is
 port(a, b: in STD_LOGIC_VECTOR(31 downto 0);
      s: out STD_LOGIC_VECTOR(31 downto 0));
architecture synth of fpadd is
 component expcomp
  port(expa, expb: in STD_LOGIC_VECTOR(7 downto 0);
                   inout STD_LOGIC;
        alessb:
      exp,shamt: out STD_LOGIC_VECTOR(7 downto 0));
 end component;
 component shiftmant
   port(alessb: in STD_LOGIC;
                in STD_LOGIC_VECTOR(23 downto 0);
        manta:
                in STD_LOGIC_VECTOR(23 downto 0);
        manth:
        shamt: in STD LOGIC VECTOR(7 downto 0);
        shmant: out STD_LOGIC_VECTOR(23 downto 0));
 end component;
 component addmant
   port(alessb: in STD_LOGIC;
        manta: in STD_LOGIC_VECTOR(23 downto 0);
        mantb: in STD_LOGIC_VECTOR(23 downto 0);
        shmant: in STD_LOGIC_VECTOR(23 downto 0);
        exp_pre: in STD_LOGIC_VECTOR(7 downto 0);
        fract: out STD_LOGIC_VECTOR(22 downto 0);
                 out STD_LOGIC_VECTOR(7 downto 0));
        exp:
 end component;
 signal expa, expb: STD_LOGIC_VECTOR(7 downto 0);
 signal exp_pre, exp: STD_LOGIC_VECTOR(7 downto 0);
 signal shamt: STD_LOGIC_VECTOR(7 downto 0);
 signal alessb: STD_LOGIC;
 signal manta: STD_LOGIC_VECTOR(23 downto 0);
 signal mantb: STD_LOGIC_VECTOR(23 downto 0);
 signal shmant: STD_LOGIC_VECTOR(23 downto 0);
 signal fract: STD_LOGIC_VECTOR(22 downto 0);
begin
 expa <= a(30 downto 23);
 manta <= '1' & a(22 downto 0);
 expb <= b(30 downto 23);
 mantb <= '1' & b(22 downto 0);
       <= '0' & exp & fract;
 expcomp1: expcomp
   port map(expa, expb, alessb, exp_pre, shamt);
 shiftmant1: shiftmant
   port map(alessb, manta, mantb, shamt, shmant);
 addmant1: addmant
   port map(alessb, manta, mantb, shmant,
            exp_pre, fract, exp);
```

153

# (continued from previous page) VHDL

## **SystemVerilog**

```
module expcomp(input logic [7:0] expa, expb,
                                                       library IEEE; use IEEE.STD_LOGIC_1164.all;
               output logic alessb,
                                                       use IEEE.STD_LOGIC_UNSIGNED.all;
               output logic [7:0] exp, shamt);
                                                       use IEEE.STD_LOGIC_ARITH.all;
  logic [7:0] aminusb, bminusa;
                                                       entity expcomp is
  assign aminusb = expa - expb;
                                                        port(expa, expb: in STD_LOGIC_VECTOR(7 downto 0);
  assign bminusa = expb - expa;
                                                              alessb: inout STD_LOGIC;
  assign alessb = aminusb[7];
                                                             exp,shamt: out STD_LOGIC_VECTOR(7 downto 0));
                                                       end;
  always_comb
   if (alessb) begin
                                                       architecture synth of expcomp is
     exp = expb;
                                                         signal aminusb: STD_LOGIC_VECTOR(7 downto 0);
     shamt = bminusa;
                                                         signal bminusa: STD_LOGIC_VECTOR(7 downto 0);
    else begin
                                                         aminusb <= expa - expb;
                                                         bminusa <= expb - expa;
     exp = expa;
     shamt = aminusb;
                                                         alessb <= aminusb(7);</pre>
    end
endmodule
                                                         exp <= expb when alessb = '1' else expa;
                                                         shamt <= bminusa when alessb = '1' else aminusb;
                                                       end;
```

(continued on next page)

#### (continued from previous page)

#### **SystemVerilog**

```
module shiftmant(input logic alessb,
                 input logic [23:0] manta, mantb,
                 input logic [7:0] shamt,
                output logic [23:0] shmant);
 logic [23:0] shiftedval;
  assign shiftedval = alessb ?
    (manta >> shamt) : (mantb >> shamt);
  always_comb
    if (shamt[7] | shamt[6] | shamt[5] |
        (shamt[4] & shamt[3]))
        shmant = 24'b0;
    else
        shmant = shiftedval;
endmodule
module addmant(input logic
                                  alessb,
              input logic [23:0] manta,
                                  mantb, shmant,
               input logic [7:0] exp_pre,
               output logic [22:0] fract,
               output logic [7:0] exp);
  logic [24:0] addresult;
  logic [23:0] addval;
  assign addval
                  = alessb ? mantb : manta;
  assign addresult = shmant + addval;
 assign fract
                  = addresult[24] ?
                     addresult[23:1] :
                     addresult[22:0];
                   = addresult[24] ?
 assign exp
                     (exp_pre + 1):
                     exp_pre;
```

endmodule

#### **VHDL**

end;

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
use ieee.numeric_std.all;
use IEEE.std_logic_unsigned.all;
entity shiftmant is
   port(alessb: in STD_LOGIC;
    manta: in STD_LOGIC_VECTOR(23 downto 0);
        mantb: in STD_LOGIC_VECTOR(23 downto 0);
        shamt: in STD_LOGIC_VECTOR(7 downto 0);
        shmant: out STD_LOGIC_VECTOR(23 downto 0));
end;
architecture synth of shiftmant is
  signal shiftedval: unsigned (23 downto 0);
  signal shiftamt_vector: STD_LOGIC_VECTOR (7 downto
0);
begin
  shiftedval <= SHIFT_RIGHT( unsigned(manta), to_in-</pre>
teger(unsigned(shamt))) when alessb = '1'
           else SHIFT_RIGHT( unsigned(mantb), to_in-
teger(unsigned(shamt)));
  shmant <= X"000000" when (shamt > 22)
         else STD_LOGIC_VECTOR(shiftedval);
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
use IEEE.STD_LOGIC_UNSIGNED.all;
use IEEE.STD_LOGIC_ARITH.all;
entity addmant is
 port(alessb: in STD_LOGIC;
      manta: in STD_LOGIC_VECTOR(23 downto 0);
      mantb: in STD_LOGIC_VECTOR(23 downto 0);
      shmant: in STD_LOGIC_VECTOR(23 downto 0);
       exp_pre: in STD_LOGIC_VECTOR(7 downto 0);
       fract: out STD_LOGIC_VECTOR(22 downto 0);
       exp: out STD_LOGIC_VECTOR(7 downto 0));
end;
architecture synth of addmant is
  signal addresult: STD_LOGIC_VECTOR(24 downto 0);
  signal addval: STD_LOGIC_VECTOR(23 downto 0);
begin
  addval <= mantb when alessb = '1' else manta;
  addresult <= ('0'&shmant) + addval;
  fract <= addresult(23 downto 1)</pre>
           when addresult(24) = '1'
           else addresult(22 downto 0);
      <= (exp_pre + 1)
  exp
           when addresult(24) = '1'
           else exp_pre;
```

## Exercise 5.41

(a) Figure on next page

David Money Harris and Sarah L. Harris,  $Digital\ Design\ and\ Computer\ Architecture,\ ©\ 2007$  by Elsevier Inc. Exercise Solutions

156 SOLUTIONS chapter 5



5.41 (b)

## **SystemVerilog**

```
module prefixadd(input logic [31:0] a, b,
                input logic
                                   cin.
                output logic [31:0] s,
                 output logic
                               cout);
 logic [30:0] p, g;
  // p and g prefixes for rows 1 - 5
  logic [15:0] p1, p2, p3, p4, p5;
  logic [15:0] g1, g2, g3, g4, g5;
  pandg row0(a, b, p, g);
 blackbox row1({p[30],p[28],p[26],p[24],p[22],
                p[20],p[18],p[16],p[14],p[12],
                p[10],p[8],p[6],p[4],p[2],p[0]},
                {p[29],p[27],p[25],p[23],p[21],
                p[19],p[17],p[15],p[13],p[11],
                p[9],p[7],p[5],p[3],p[1],1'b0},
                {g[30],g[28],g[26],g[24],g[22],
                g[20],g[18],g[16],g[14],g[12],
                g[10],g[8],g[6],g[4],g[2],g[0]},
                {g[29],g[27],g[25],g[23],g[21],
                 g[19],g[17],g[15],g[13],g[11],
                g[9],g[7],g[5],g[3],g[1],cin},
                p1, g1);
```

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity prefixadd is
 port(a, b: in STD_LOGIC_VECTOR(31 downto 0);
      cin: in STD_LOGIC;
      s: out STD_LOGIC_VECTOR(31 downto 0);
       cout: out STD_LOGIC);
end;
architecture synth of prefixadd is
  component pgblock
   port(a, b: in STD_LOGIC_VECTOR(30 downto 0);
        p, g: out STD_LOGIC_VECTOR(30 downto 0));
 end component;
 component pgblackblock is
   port (pik, gik: in STD_LOGIC_VECTOR(15 downto 0);
         pkj, gkj: in STD_LOGIC_VECTOR(15 downto 0);
         pij: out STD_LOGIC_VECTOR(15 downto 0);
         gij: out STD_LOGIC_VECTOR(15 downto 0));
  end component;
 component sumblock is
   port (a, b, g: in STD_LOGIC_VECTOR(31 downto 0);
       s:
              out STD_LOGIC_VECTOR(31 downto 0));
  end component;
  signal p, g: STD_LOGIC_VECTOR(30 downto 0);
  signal pik_1, pik_2, pik_3, pik_4, pik_5,
         gik_1, gik_2, gik_3, gik_4, gik_5,
         pkj_1, pkj_2, pkj_3, pkj_4, pkj_5,
         gkj_1, gkj_2, gkj_3, gkj_4, gkj_5,
        p1, p2, p3, p4, p5,
         g1, g2, g3, g4, g5:
              STD_LOGIC_VECTOR(15 downto 0);
 signal q6:
             STD_LOGIC_VECTOR(31 downto 0);
begin
 row0: pgblock
   port map(a(30 downto 0), b(30 downto 0), p, g);
 pik_1 <=
  (p(30)&p(28)&p(26)&p(24)&p(22)&p(20)&p(18)&p(16)&
   p(14)&p(12)&p(10)&p(8)&p(6)&p(4)&p(2)&p(0));
  gik_1 <=
  (g(30)&g(28)&g(26)&g(24)&g(22)&g(20)&g(18)&g(16)&
   g(14)&g(12)&g(10)&g(8)&g(6)&g(4)&g(2)&g(0));
  (p(29)&p(27)&p(25)&p(23)&p(21)&p(19)&p(17)&p(15)&
   p(13)&p(11)&p(9)&p(7)&p(5)&p(3)&p(1)&'0');
 gkj_1 <=
   (g(29)\&g(27)\&g(25)\&g(23)\&g(21)\&g(19)\&g(17)\&g(15)\&
   g(13)&g(11)&g(9)&g(7)&g(5)& g(3)& g(1)& cin);
 row1: pgblackblock
        port map(pik_1, gik_1, pkj_1, gkj_1,
                  p1, g1);
```

(continued on next page)
(continued from previous page)

## **SystemVerilog**

#### **VHDL**

```
pik_2 <= p1(15)&p(29)&p1(13)&p(25)&p1(11)&
blackbox row2({p1[15],p[29],p1[13],p[25],p1[11],
                                                                                                                                                p(21)&p1(9)&p(17)&p1(7)&p(13)&
                                  p[21],p1[9],p[17],p1[7],p[13],
                                                                                                                                                p1(5)&p(9)&p1(3)&p(5)&p1(1)&p(1);
                                  p1[5],p[9],p1[3],p[5],p1[1],p[1]},
                             {2\{p1[14]\}}, {2\{p1[12]\}}, {2\{p1[10]\}},
                                                                                                                           gik_2 \le g1(15)&g(29)&g1(13)&g(25)&g1(11)&
                                    [2{p1[8]}}, {2{p1[6]}}, {2{p1[4]}},
                                                                                                                                                g(21)&g1(9)&g(17)&g1(7)&g(13)&
                                  {2{p1[2]}}, {2{p1[0]}}},
                                                                                                                                                g1(5)&g(9)&g1(3)&g(5)&g1(1)&g(1);
                                {g1[15],g[29],g1[13],g[25],g1[11],
                                  g[21],g1[9],g[17],g1[7],g[13],
                                                                                                                           pkj_2 <=
                                  g1[5],g[9],g1[3],g[5],g1[1],g[1]},
                                                                                                                                             p1(14)&p1(14)&p1(12)&p1(12)&p1(10)&p1(10)&
                             {{2{g1[14]}},{2{g1[12]}},{2{g1[10]}},
                                                                                                                                                p1(8)&p1(8)&p1(6)&p1(6)&p1(4)&p1(4)&
                                   {2{g1[8]}},{2{g1[6]}},{2{g1[4]}},
                                                                                                                                                p1(2)&p1(2)&p1(0)&p1(0);
                                  {2{g1[2]}}, {2{g1[0]}}},
                                  p2, g2);
                                                                                                                           gkj_2 <=
                                                                                                                                              g1(14)&g1(14)&g1(12)&g1(12)&g1(10)&g1(10)&
blackbox row3({p2[15],p2[14],p1[14],p[27],p2[11],
                                                                                                                                                g1(8)&g1(8)&g1(6)&g1(6)&g1(4)&g1(4)&
                                  p2[10],p1[10],p[19],p2[7],p2[6],
                                                                                                                                                g1(2)&g1(2)&g1(0)&g1(0);
                               p1[6],p[11],p2[3],p2[2],p1[2],p[3]},
                                \{\{4\{p2[13]\}\},\{4\{p2[9]\}\},\{4\{p2[5]\}\},
                                                                                                                           row2: pgblackblock
                                    [4{p2[1]}}},
                                                                                                                                         port map(pik_2, gik_2, pkj_2, gkj_2,
                                  {g2[15],g2[14],g1[14],g[27],g2[11],
                                                                                                                                                             p2, g2);
                                  g2[10],g1[10],g[19],g2[7],g2[6],
                               g1[6],g[11],g2[3],g2[2],g1[2],g[3]},
                                                                                                                           pik_3 \le p2(15)&p2(14)&p1(14)&p(27)&p2(11)&
                                  \{\{4\{g2[13]\}\},\{4\{g2[9]\}\},\{4\{g2[5]\}\},
                                                                                                                                                p2(10)&p1(10)&p(19)&p2(7)&p2(6)&
                                                                                                                                                p1(6)&p(11)&p2(3)&p2(2)&p1(2)&p(3);
                                  {4{g2[1]}}},
                                  p3, g3);
                                                                                                                           gik_3 \le g2(15)&g2(14)&g1(14)&g(27)&g2(11)&
                                                                                                                                                g2(10)&g1(10)&g(19)&g2(7)&g2(6)&
                                                                                                                                                g1(6)&g(11)&g2(3)&g2(2)&g1(2)&g(3);
                                                                                                                           pkj_3 \le p2(13)&p2(13)&p2(13)&p2(13)&
                                                                                                                                                p2(9)&p2(9)&p2(9)&p2(9)&
                                                                                                                                                p2(5)&p2(5)&p2(5)&p2(5)&
                                                                                                                                                p2(1)&p2(1)&p2(1)&p2(1);
                                                                                                                           gkj_3 \le g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)&g2(13)
                                                                                                                                                g2(9)&g2(9)&g2(9)&g2(9)&
                                                                                                                                                g2(5)&g2(5)&g2(5)&g2(5)&
```

(continued on next page)

row3: pgblackblock

g2(1)&g2(1)&g2(1)&g2(1);

port map(pik\_3, gik\_3, pkj\_3, gkj\_3, p3, g3);

## **SystemVerilog**

```
blackbox row4({p3[15:12],p2[13:12],
                 p1[12],p[23],p3[7:4],
                 p2[5:4],p1[4],p[7]},
                 {{8{p3[11]}},{8{p3[3]}}},
                 {g3[15:12],g2[13:12],
                 g1[12],g[23],g3[7:4],
                 g2[5:4],g1[4],g[7]},
                 {{8{g3[11]}},{8{g3[3]}}},
                 p4, g4);
 blackbox row5({p4[15:8],p3[11:8],p2[9:8],
                 p1[8],p[15]},
                 {{16{p4[7]}}},
                 {g4[15:8],g3[11:8],g2[9:8],
                 g1[8],g[15]},
                 {{16{g4[7]}}},
                 p5,g5);
  sum row6({g5,g4[7:0],g3[3:0],g2[1:0],g1[0],cin},
           a, b, s);
  // generate cout
  assign cout = (a[31] & b[31])
                (g5[15] & (a[31] | b[31]));
endmodule
```

```
pik_4 <= p3(15 downto 12)&p2(13 downto 12)&
                                                  p1(12)&p(23)&p3(7 downto 4)&
                                                 p2(5 downto 4)&p1(4)&p(7);
       gik_4 \le g3(15 \text{ downto } 12)&g2(13 \text{ downto } 12)&
                                                   g1(12)&g(23)&g3(7 downto 4)&
                                                  g2(5 downto 4)&g1(4)&g(7);
       pkj_4 <= p3(11)&p3(11)&p3(11)&p3(11)&
                                                 p3(11)&p3(11)&p3(11)&p3(11)&
                                                 p3(3)&p3(3)&p3(3)&p3(3)&
                                                 p3(3)&p3(3)&p3(3)&p3(3);
       gkj_4 \le g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)&g3(11)
                                                   g3(11)&g3(11)&g3(11)&g3(11)&
                                                   g3(3)&g3(3)&g3(3)&g3(3)&
                                                  g3(3)&g3(3)&g3(3)&g3(3);
       row4: pgblackblock
                                 port map(pik_4, gik_4, pkj_4, gkj_4, p4, g4);
       pik_5 <= p4(15 downto 8)&p3(11 downto 8)&
                                                  p2(9 downto 8)&p1(8)&p(15);
        gik_5 \le g4(15 \text{ downto } 8)&g3(11 \text{ downto } 8)&
                                                  g2(9 downto 8)&g1(8)&g(15);
        pkj_5 \le p4(7)&p4(7)&p4(7)&p4(7)&
                                                 p4(7)&p4(7)&p4(7)&p4(7)&
                                                  p4(7)&p4(7)&p4(7)&p4(7)&
                                                  p4(7)&p4(7)&p4(7)&p4(7);
                                                  gkj_5 \le g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4(7)&g4
                                                   g4(7)&g4(7)&g4(7)&g4(7)&
                                                  g4(7)&g4(7)&g4(7)&g4(7)&
                                                 g4(7)&g4(7)&g4(7)&g4(7);
        row5: pgblackblock
                                 port map(pik_5, gik_5, pkj_5, gkj_5, p5, g5);
        g6 <= (g5 & g4(7 downto 0) & g3(3 downto 0) &
                                        g2(1 downto 0) & g1(0) & cin);
        row6: sumblock
                                    port map(g6, a, b, s);
         -- generate cout
        cout <= (a(31) \text{ and } b(31)) \text{ or }
                                               (g6(31) \text{ and } (a(31) \text{ or } b(31)));
end;
```

## (continued from previous page)

## **SystemVerilog**

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity pgblock is
 port(a, b: in STD_LOGIC_VECTOR(30 downto 0);
      p, g: out STD_LOGIC_VECTOR(30 downto 0));
end;
architecture synth of pgblock is
begin
 p <= a or b;
 g <= a and b;
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity pgblackblock is
 port(pik, gik, pkj, gkj:
        in STD_LOGIC_VECTOR(15 downto 0);
      pij, gij:
        out STD_LOGIC_VECTOR(15 downto 0));
end;
architecture synth of pgblackblock is
begin
 pij <= pik and pkj;
 gij <= gik or (pik and gkj);
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity sumblock is
 port(g, a, b: in STD_LOGIC_VECTOR(31 downto 0);
      s:
              out STD_LOGIC_VECTOR(31 downto 0));
end;
architecture synth of sumblock is
begin
 s <= a xor b xor g;
end;
```

5.41 (c) Using Equation 5.11 to find the delay of the prefix adder:

$$t_{PA} = t_{pg} + \log_2 N(t_{pg\_prefix}) + t_{XOR}$$

We find the delays for each block:

$$t_{pg} = 100 \text{ ps}$$
  
 $t_{pg\_prefix} = 200 \text{ ps}$   
 $t_{XOR} = 100 \text{ ps}$ 

Thus,

$$t_{PA} = [100 + 5(200) + 100] \text{ ps} = 1200 \text{ ps} = 1.2 \text{ ns}$$

5.41 (d) To make a pipelined prefix adder, add pipeline registers between each of the rows of the prefix adder. Now each stage will take 200 ps plus the

sequencing overhead,  $t_{pq}+t_{\rm setup}=80{\rm ps}$ . Thus each cycle is 280 ps and the design can run at 3.57 GHz.



5.41 (e)

#### **SystemVerilog**

```
module prefixaddpipe(input logic
                     input logic [31:0] a, b,
                     output logic [31:0] s, output cout);
  // p and g prefixes for rows 0 - 5
  logic [30:0] p0, p1, p2, p3, p4, p5;
  logic [30:0] g0, g1, g2, g3, g4, g5;
  logic p_1_0, p_1_1, p_1_2, p_1_3, p_1_4, p_1_5,
       \verb"g_1_0, \verb"g_1_1, \verb"g_1_2, \verb"g_1_3, \verb"g_1_4, \verb"g_1_5;"
  // pipeline values for a and b
  logic [31:0] a0, a1, a2, a3, a4, a5,
              b0, b1, b2, b3, b4, b5;
  // row 0
  flop #(2) flop0_pg_1(clk, {1'b0,cin}, {p_1_0,g_1_0});
  pandg row0(clk, a[30:0], b[30:0], p0, g0);
  // row 1
  flop #(2) flop1_pg_1(clk, {p_1_0,g_1_0}, {p_1_1,g_1_1});
                           flop
                                             #(30)
                                                                flop1_pg(clk,
{p0[29],p0[27],p0[25],p0[23],p0[21],p0[19],p0[17],p0[15],
                            p0[13],p0[11],p0[9],p0[7],p0[5],p0[3],p0[1],
g0[29],g0[27],g0[25],g0[23],g0[21],g0[19],g0[17],g0[15],
                             g0[13],g0[11],g0[9],g0[7],g0[5],g0[3],g0[1]},
{p1[29],p1[27],p1[25],p1[23],p1[21],p1[19],p1[17],p1[15],
                            p1[13],p1[11],p1[9],p1[7],p1[5],p1[3],p1[1],
g1[29],g1[27],g1[25],g1[23],g1[21],g1[19],g1[17],g1[15],
                            g1[13],g1[11],g1[9],g1[7],g1[5],g1[3],g1[1]});
 blackbox row1(clk,
 {p0[30],p0[28],p0[26],p0[24],p0[22],
                 p0[20],p0[18],p0[16],p0[14],p0[12],
                 p0[10],p0[8],p0[6],p0[4],p0[2],p0[0]},
                {p0[29],p0[27],p0[25],p0[23],p0[21],
                 p0[19],p0[17],p0[15],p0[13],p0[11],
                 p0[9],p0[7],p0[5],p0[3],p0[1],1'b0},
                {g0[30],g0[28],g0[26],g0[24],g0[22],
                 g0[20],g0[18],g0[16],g0[14],g0[12],
                 g0[10],g0[8],g0[6],g0[4],g0[2],g0[0]},
                {g0[29],g0[27],g0[25],g0[23],g0[21],
                 g0[19],g0[17],g0[15],g0[13],g0[11],
                 g0[9],g0[7],g0[5],g0[3],g0[1],g_1_0},
                {p1[30],p1[28],p1[26],p1[24],p1[22],p1[20],
 p1[18],p1[16],p1[14],p1[12],p1[10],p1[8],
 p1[6],p1[4],p1[2],p1[0]},
                {g1[30],g1[28],g1[26],g1[24],g1[22],g1[20],
 g1[18],g1[16],g1[14],g1[12],g1[10],g1[8],
 g1[6],g1[4],g1[2],g1[0]});
  // row 2
  flop #(2) flop2_pg_1(clk, {p_1_1,g_1_1}, {p_1_2,g_1_2});
                           flop
                                             #(30)
                                                                flop2_pg(clk,
{p1[28:27],p1[24:23],p1[20:19],p1[16:15],p1[12:11],
```

166

SOLUTIONS chapter 5

```
p1[8:7],p1[4:3],p1[0],
g1[28:27],g1[24:23],g1[20:19],g1[16:15],g1[12:11],
g1[8:7],g1[4:3],g1[0]},
{p2[28:27],p2[24:23],p2[20:19],p2[16:15],p2[12:11],
                            p2[8:7],p2[4:3],p2[0],
g2[28:27],g2[24:23],g2[20:19],g2[16:15],g2[12:11],
g2[8:7],g2[4:3],g2[0]});
 blackbox row2(clk,
{p1[30:29],p1[26:25],p1[22:21],p1[18:17],p1[14:13],p1[10:9],p1[6:5],p1[2:1]
    {2\{p1[28]\}}, {2\{p1[24]\}}, {2\{p1[20]\}}, {2\{p1[16]\}}, {2\{p1[12]\}},
{2{p1[8]}},
   {2{p1[4]}}, {2{p1[0]}} },
{g1[30:29],g1[26:25],g1[22:21],g1[18:17],g1[14:13],g1[10:9],g1[6:5],g1[2:1]
  \{ \{2\{g1[28]\}\}, \{2\{g1[24]\}\}, \{2\{g1[20]\}\}, \{2\{g1[16]\}\}, \{2\{g1[12]\}\}, 
{2{g1[8]}},
   {2{g1[4]}}, {2{g1[0]}} },
{p2[30:29],p2[26:25],p2[22:21],p2[18:17],p2[14:13],p2[10:9],p2[6:5],p2[2:1]
{g2[30:29],g2[26:25],g2[22:21],g2[18:17],g2[14:13],g2[10:9],g2[6:5],g2[2:1]
} );
  // row 3
  flop #(2) flop3_pg_1(clk, {p_1_2,g_1_2}, {p_1_3,g_1_3});
 flop #(30) flop3_pg(clk, {p2[26:23],p2[18:15],p2[10:7],p2[2:0],
g2[26:23],g2[18:15],g2[10:7],g2[2:0]},
{p3[26:23],p3[18:15],p3[10:7],p3[2:0],
g3[26:23],g3[18:15],g3[10:7],g3[2:0]});
 blackbox row3(clk,
                {p2[30:27],p2[22:19],p2[14:11],p2[6:3]},
 \{ \{4\{p2[26]\}\}, \{4\{p2[18]\}\}, \{4\{p2[10]\}\}, \{4\{p2[2]\}\} \},
 {g2[30:27],g2[22:19],g2[14:11],g2[6:3]},
 {p3[30:27],p3[22:19],p3[14:11],p3[6:3]},
 {g3[30:27],g3[22:19],g3[14:11],g3[6:3]});
  // row 4
 {\tt flop \ \#(2) \quad flop4\_pg\_1(clk, \ \{p\_1\_3, g\_1\_3\}, \ \{p\_1\_4, g\_1\_4\});}
 flop #(30) flop4_pg(clk, {p3[22:15],p3[6:0],
 g3[22:15],g3[6:0]},
                           {p4[22:15],p4[6:0],
 g4[22:15],g4[6:0]});
 blackbox row4(clk,
                {p3[30:23],p3[14:7]},
 { {8{p3[22]}}, {8{p3[6]}} },
                {g3[30:23],g3[14:7]},
 { {8{g3[22]}}, {8{g3[6]}} },
 {p4[30:23],p4[14:7]},
 {g4[30:23],g4[14:7]});
  // row 5
  flop #(2) flop5_pg_1(clk, {p_1_4,g_1_4}, {p_1_5,g_1_5});
  flop #(30) flop5_pg(clk, {p4[14:0],g4[14:0]},
                           {p5[14:0],g5[14:0]});
```

```
blackbox row5(clk,
                p4[30:15],
 {16{p4[14]}},
 g4[30:15],
 {16{g4[14]}},
 p5[30:15], g5[30:15]);
  // pipeline registers for a and b
  flop #(64) flop0_ab(clk, {a,b}, {a0,b0});
flop #(64) flop1_ab(clk, {a0,b0}, {a1,b1});
  flop #(64) flop2_ab(clk, {a1,b1}, {a2,b2});
  flop #(64) flop3_ab(clk, {a2,b2}, {a3,b3});
  flop #(64) flop4_ab(clk, {a3,b3}, {a4,b4});
  flop #(64) flop5_ab(clk, {a4,b4}, {a5,b5});
  sum row6(clk, \{g5,g_1_5\}, a5, b5, s);
  // generate cout
  assign cout = (a5[31] & b5[31]) | (g5[30] & (a5[31] | b5[31]));
endmodule
// submodules
output logic [30:0] p, g);
  always_ff @(posedge clk)
  begin
   p <= a | b;
    g <= a & b;
  end
endmodule
module blackbox(input logic clk,
                input logic [15:0] pleft, pright, gleft, gright,
                output logic [15:0] pnext, gnext);
  always_ff @(posedge clk)
  begin
    pnext <= pleft & pright;
    gnext <= pleft & gright | gleft;</pre>
  end
endmodule
module sum(input logic
                               clk,
           input logic [31:0] g, a, b,
           output logic [31:0] s);
  always_ff @(posedge clk)
    s <= a ^ b ^ g;
endmodule
module flop
  #(parameter width = 8)
  (input logic
                            clk,
   input logic [width-1:0] d,
   output logic [width-1:0] q);
  always_ff @(posedge clk)
    q <= d;
endmodule
```

#### 5.41 (e)

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity prefixaddpipe is
 port(clk: in STD_LOGIC;
      a, b: in STD_LOGIC_VECTOR(31 downto 0);
      cin: in STD_LOGIC;
      s:
           out STD_LOGIC_VECTOR(31 downto 0);
      cout: out STD_LOGIC);
end;
architecture synth of prefixaddpipe is
 component pgblock
   port(clk: in STD_LOGIC;
        a, b: in STD_LOGIC_VECTOR(30 downto 0);
        p, g: out STD_LOGIC_VECTOR(30 downto 0));
 end component;
 component sumblock is
   port (clk: in STD_LOGIC;
         a, b, g: in STD_LOGIC_VECTOR(31 downto 0);
                  out STD_LOGIC_VECTOR(31 downto 0));
 end component;
 component flop is generic(width: integer);
   port(clk: in STD LOGIC;
        d: in STD_LOGIC_VECTOR(width-1 downto 0);
        q: out STD_LOGIC_VECTOR(width-1 downto 0));
 end component;
  component flop1 is
                  in STD_LOGIC;
   port(clk:
                    in STD_LOGIC;
        d:
        q:
                    out STD_LOGIC);
 end component;
 component rowl is
   port(clk: in STD_LOGIC;
        p0, g0: in STD_LOGIC_VECTOR(30 downto 0);
        p_1_0, g_1_0: in STD_LOGIC;
        p1, g1: out STD_LOGIC_VECTOR(30 downto 0));
 end component;
 component row2 is
   port(clk: in STD_LOGIC;
        p1, g1: in STD_LOGIC_VECTOR(30 downto 0);
        p2, g2: out STD_LOGIC_VECTOR(30 downto 0));
 end component;
 component row3 is
   port(clk: in STD_LOGIC;
        p2, g2: in STD_LOGIC_VECTOR(30 downto 0);
        p3, g3: out STD_LOGIC_VECTOR(30 downto 0));
 end component;
  component row4 is
   port(clk: in STD_LOGIC;
        p3, g3: in STD_LOGIC_VECTOR(30 downto 0);
        p4, g4: out STD_LOGIC_VECTOR(30 downto 0));
 end component;
 component row5 is
   port(clk: in STD_LOGIC;
        p4, g4: in STD_LOGIC_VECTOR(30 downto 0);
        p5, g5: out STD_LOGIC_VECTOR(30 downto 0));
 end component;
```

```
-- p and g prefixes for rows 0 - 5
 signal p0, p1, p2, p3, p4, p5: STD_LOGIC_VECTOR(30 downto 0);
 signal g0, g1, g2, g3, g4, g5: STD_LOGIC_VECTOR(30 downto 0);
 -- p and g prefixes for column -1, rows 0 - 5
 signal p_1_0, p_1_1, p_1_2, p_1_3, p_1_4, p_1_5,
         g_1_0, g_1_1, g_1_2, g_1_3, g_1_4, g_1_5: STD_LOGIC;
  -- pipeline values for a and b
 signal a0, a1, a2, a3, a4, a5,
        b0, b1, b2, b3, b4, b5: STD_LOGIC_VECTOR(31 downto 0);
  -- final generate signal
 signal g5_all: STD_LOGIC_VECTOR(31 downto 0);
begin
 -- p and q calculations
 row0_reg: pgblock port map(clk, a(30 downto 0), b(30 downto 0), p0, g0);
 row1_reg: row1 port map(clk, p0, g0, p_1_0, g_1_0, p1, g1);
 row2_reg: row2 port map(clk, p1, g1, p2, g2);
 row3_reg: row3 port map(clk, p2, g2, p3, g3);
 row4_reg: row4 port map(clk, p3, g3, p4, g4);
 row5_reg: row5 port map(clk, p4, g4, p5, g5);
 -- pipeline registers for a and b
 flop0_a: flop generic map(32) port map (clk, a, a0);
 flop0_b: flop generic map(32) port map (clk, b, b0);
 flop1_a: flop generic map(32) port map (clk, a0, a1);
 flop1_b: flop generic map(32) port map (clk, b0, b1);
 flop2_a: flop generic map(32) port map (clk, a1, a2);
 flop2_b: flop generic map(32) port map (clk, b1, b2);
 flop3_a: flop generic map(32) port map (clk, a2, a3);
 flop3_b: flop generic map(32) port map (clk, b2, b3);
 flop4_a: flop generic map(32) port map (clk, a3, a4);
 flop4_b: flop generic map(32) port map (clk, b3, b4);
 flop5_a: flop generic map(32) port map (clk, a4, a5);
 flop5_b: flop generic map(32) port map (clk, b4, b5);
 -- pipeline p and g for column -1
 p_1_0 <= '0'; flop_1_g0: flop1 port map (clk, cin, g_1_0);
 flop_1_p1: flop1 port map (clk, p_1_0, p_1_1);
 flop_1_g1: flop1 port map (clk, g_1_0, g_1_1);
 flop_1_p2: flop1 port map (clk, p_1_1, p_1_2);
 flop_1_g2: flop1 port map (clk, g_1_1, g_1_2);
 flop_1_p3: flop1 port map (clk, p_1_2, p_1_3); flop_1_g3:
 flop1 port map (clk, g_1_2, g_1_3);
 flop_1_p4: flop1 port map (clk, p_1_3, p_1_4);
 flop_1_g4: flop1 port map (clk, g_1_3, g_1_4);
 flop_1_p5: flop1 port map (clk, p_1_4, p_1_5);
 flop_1_g5: flop1 port map (clk, g_1_4, g_1_5);
 -- generate sum and cout
 q5 all <= (q5&q 1 5);
 row6: sumblock port map(clk, g5_all, a5, b5, s);
 -- generate cout
 cout \leq (a5(31) and b5(31)) or (g5(30) and (a5(31) or b5(31)));
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity pgblock is
 port(clk: in STD_LOGIC;
```

```
a, b: in STD_LOGIC_VECTOR(30 downto 0);
       p, g: out STD_LOGIC_VECTOR(30 downto 0));
end;
architecture synth of pgblock is
 process(clk) begin
   if rising_edge(clk) then
        p <= a or b;
        g \ll a and b;
   end if;
 end process;
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity blackbox is
 port(clk: in STD LOGIC;
       pik, pkj, gik, gkj:
            in STD_LOGIC_VECTOR(15 downto 0);
       pij, gij:
             out STD_LOGIC_VECTOR(15 downto 0));
end;
architecture synth of blackbox is
 process(clk) begin
   if rising_edge(clk) then
     pij <= pik and pkj;
     gij <= gik or (pik and gkj);
   end if;
 end process;
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity sumblock is
 port(clk: in STD_LOGIC;
       g, a, b: in STD_LOGIC_VECTOR(31 downto 0);
              out STD_LOGIC_VECTOR(31 downto 0));
       s:
end;
architecture synth of sumblock is
 process(clk) begin
   if rising_edge(clk) then
     s <= a xor b xor g;
   end if;
 end process;
end;
library IEEE; use IEEE.STD_LOGIC_1164.all; use IEEE.STD_LOGIC_ARITH.all;
entity flop is -- parameterizable flip flop
 generic(width: integer);
 port(clk:
                  in STD_LOGIC;
       d:
                  in STD_LOGIC_VECTOR(width-1 downto 0);
                  out STD_LOGIC_VECTOR(width-1 downto 0));
       q:
architecture synth of flop is
begin
 process(clk) begin
   if rising_edge(clk) then
      q <= d;
```

```
end if;
    end process;
end;
library IEEE; use IEEE.STD_LOGIC_1164.all; use IEEE.STD_LOGIC_ARITH.all;
entity flop1 is -- 1-bit flip flop
   port(clk:
                                  in STD_LOGIC;
              d:
                                     in STD_LOGIC;
                                    out STD_LOGIC);
              q:
end;
architecture synth of flop1 is
begin
   process(clk) begin
       if rising_edge(clk) then
           q <= d;
        end if:
    end process;
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity rowl is
   port(clk:
                           in STD_LOGIC;
              p0, g0: in STD_LOGIC_VECTOR(30 downto 0);
              p_1_0, g_1_0: in STD_LOGIC;
              p1, g1: out STD_LOGIC_VECTOR(30 downto 0));
end;
architecture synth of rowl is
    component blackbox is
       port (clk:
                                    in STD_LOGIC;
                    pik, pkj: in STD_LOGIC_VECTOR(15 downto 0);
                    gik, gkj: in STD_LOGIC_VECTOR(15 downto 0);
                    pij:
                                       out STD_LOGIC_VECTOR(15 downto 0);
                                       out STD_LOGIC_VECTOR(15 downto 0));
                    aii:
    end component;
    component flop is generic(width: integer);
        port(clk: in STD_LOGIC;
                  d: in STD_LOGIC_VECTOR(width-1 downto 0);
                  q: out STD_LOGIC_VECTOR(width-1 downto 0));
    end component;
    -- internal signals for calculating p, g
    signal pik_0, gik_0, pkj_0, gkj_0,
                 pij_0, gij_0: STD_LOGIC_VECTOR(15 downto 0);
    -- internal signals for pipeline registers
    signal pg0_in, pg1_out: STD_LOGIC_VECTOR(29 downto 0);
    pg0_in <= (p0(29)&p0(27)&p0(25)&p0(23)&p0(21)&p0(19)&p0(17)&p0(15)&p0(15)&p0(17)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(15)&p0(
                                    p0(13)&p0(11)&p0(9)&p0(7)&p0(5)&p0(3)&p0(1)&
                                    g0(29)&g0(27)&g0(25)&g0(23)&g0(21)&g0(19)&g0(17)&g0(15)&
                                    g0(13)&g0(11)&g0(9)&g0(7)&g0(5)&g0(3)&g0(1));
    flop1_pg: flop generic map(30) port map (clk, pg0_in, pg1_out);
    p1(29) <= pg1_out(29); p1(27) <= pg1_out(28); p1(25) <= pg1_out(27);
    p1(23) <= pq1 out(26);
    p1(21) <= pg1_out(25); p1(19) <= pg1_out(24); p1(17) <= pg1_out(23);
    p1(15) <= pg1_out(22); p1(13) <= pg1_out(21); p1(11) <= pg1_out(20);
    p1(9) <= pg1_out(19); p1(7) <= pg1_out(18); p1(5) <= pg1_out(17);
    p1(3) <= pg1_out(16); p1(1) <= pg1_out(15);
    g1(29) <= pg1_out(14); g1(27) <= pg1_out(13); g1(25) <= pg1_out(12);
    g1(23) <= pg1_out(11); g1(21) <= pg1_out(10); g1(19) <= pg1_out(9);
    g1(17) \le pg1_out(8); g1(15) \le pg1_out(7); g1(13) \le pg1_out(6);
```

```
g1(11) <= pg1_out(5); g1(9) <= pg1_out(4); g1(7) <= pg1_out(3);
       g1(5) \le pg1\_out(2); g1(3) \le pg1\_out(1); g1(1) \le pg1\_out(0);
       -- pg calculations
       pik_0 \le (p0(30)&p0(28)&p0(26)&p0(24)&p0(22)&p0(20)&p0(18)&p0(16)&p0(24)&p0(22)&p0(20)&p0(20)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26)&p0(26
                                            p0(14)&p0(12)&p0(10)&p0(8)&p0(6)&p0(4)&p0(2)&p0(0));
       gik_0 \le (g0(30)\&g0(28)\&g0(26)\&g0(24)\&g0(22)\&g0(20)\&g0(18)\&g0(16)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26)\&g0(26
                                            g0(14)&g0(12)&g0(10)&g0(8)&g0(6)&g0(4)&g0(2)&g0(0));
       pkj_0 \le (p0(29)&p0(27)&p0(25)&p0(23)&p0(21)&p0(19)&p0(17)&p0(15)&
                                            p0(13)&p0(11)&p0(9)&p0(7)&p0(5)&p0(3)&p0(1)&p_1_0);
       gkj_0 <= (g0(29)\&g0(27)\&g0(25)\&g0(23)\&g0(21)\&g0(19)\&g0(17)\&g0(15)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(19)\&g0(1
                                            g0(13)&g0(11)&g0(9)&g0(7)&g0(5)& g0(3)&g0(1)&g_1_0);
       row1: blackbox port map(clk, pik_0, pkj_0, gik_0, gkj_0, pij_0, gij_0);
       p1(30) <= pij_0(15); p1(28) <= pij_0(14); p1(26) <= pij_0(13);
       p1(24) <= pij_0(12); p1(22) <= pij_0(11); p1(20) <= pij_0(10);
      p1(18) <= pij_0(9); p1(16) <= pij_0(8); p1(14) <= pij_0(7);
      p1(12) \le pij 0(6); p1(10) \le pij 0(5); p1(8) \le pij 0(4);
     p1(6) \leftarrow pij_0(3); p1(4) \leftarrow pij_0(2); p1(2) \leftarrow pij_0(1); p1(0) \leftarrow pij_0(0);
       g1(30) \leftarrow gij_0(15); g1(28) \leftarrow gij_0(14); g1(26) \leftarrow gij_0(13);
       g1(24) \leftarrow gij_0(12); g1(22) \leftarrow gij_0(11); g1(20) \leftarrow gij_0(10);
      g1(18) \iff gij_0(9); g1(16) \iff gij_0(8); g1(14) \iff gij_0(7);
      g1(12) <= gij_0(6); g1(10) <= gij_0(5); g1(8) <= gij_0(4);
     g1(6) \le gij_0(3); g1(4) \le gij_0(2); g1(2) \le gij_0(1); g1(0) \le gij_0(0);
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity row2 is
       port(clk: in STD_LOGIC;
                        p1, g1: in STD_LOGIC_VECTOR(30 downto 0);
                         p2, g2: out STD_LOGIC_VECTOR(30 downto 0));
end;
architecture synth of row2 is
      component blackbox is
             port (clk:
                                                               in STD_LOGIC;
                                    pik, pkj: in STD_LOGIC_VECTOR(15 downto 0);
                                    gik, gkj: in STD_LOGIC_VECTOR(15 downto 0);
                                    pij:
                                                                      out STD_LOGIC_VECTOR(15 downto 0);
                                   gij:
                                                                        out STD_LOGIC_VECTOR(15 downto 0));
       end component;
       component flop is generic(width: integer);
             port(clk: in STD LOGIC;
                                d: in STD_LOGIC_VECTOR(width-1 downto 0);
                                q: out STD_LOGIC_VECTOR(width-1 downto 0));
       end component;
       -- internal signals for calculating p, g
       signal pik_1, gik_1, pkj_1, gkj_1,
                                pij_1, gij_1: STD_LOGIC_VECTOR(15 downto 0);
       -- internal signals for pipeline registers
       signal pg1_in, pg2_out: STD_LOGIC_VECTOR(29 downto 0);
begin
      pgl_in <= (p1(28 downto 27)&p1(24 downto 23)&p1(20 downto 19)&
                                               p1(16 downto 15)&
                                               p1(12 downto 11)&p1(8 downto 7)&p1(4 downto 3)&p1(0)&
                                               g1(28 downto 27)&g1(24 downto 23)&g1(20 downto 19)&
                                               g1(16 downto 15)&
                                               g1(12 downto 11)&g1(8 downto 7)&g1(4 downto 3)&g1(0));
       flop2_pg: flop generic map(30) port map (clk, pg1_in, pg2_out);
```

```
p2(28 downto 27) <= pg2_out(29 downto 28);
     p2(24 downto 23) <= pg2_out(27 downto 26);
     p2(20 downto 19) <= pg2_out( 25 downto 24);
     p2(16 downto 15) <= pg2_out(23 downto 22);
    p2(12 downto 11) <= pg2_out(21 downto 20);
    p2(8 downto 7) <= pg2_out(19 downto 18);
     p2(4 downto 3) <= pg2_out(17 downto 16);
     p2(0) <= pg2_out(15);
     g2(28 downto 27) <= pg2_out(14 downto 13);
     g2(24 downto 23) <= pg2_out(12 downto 11);
     g2(20 downto 19) <= pg2_out(10 downto 9);
     g2(16 downto 15) <= pg2_out(8 downto 7);
     g2(12 downto 11) <= pg2_out(6 downto 5);
     g2(8 downto 7) <= pg2_out(4 downto 3);
     g2(4 downto 3) <= pg2_out(2 downto 1); g2(0) <= pg2_out(0);
     -- pg calculations
     pik_1 <= (p1(30 downto 29)&p1(26 downto 25)&p1(22 downto 21)&
                                p1(18 downto 17)&p1(14 downto 13)&p1(10 downto 9)&
                                p1(6 downto 5)&p1(2 downto 1));
     gik_1 <= (g1(30 downto 29)&g1(26 downto 25)&g1(22 downto 21)&
                                 g1(18 downto 17)&g1(14 downto 13)&g1(10 downto 9)&
                                 g1(6 downto 5)&g1(2 downto 1));
     pkj_1 <= (p1(28)&p1(28)&p1(24)&p1(24)&p1(20)&p1(20)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(16)&p1(1
                                p1(12)&p1(12)&p1(8)&p1(8)&p1(4)&p1(4)&p1(0)&p1(0));
     gkj_1 <= (g1(28)\&g1(28)\&g1(24)\&g1(24)\&g1(20)\&g1(20)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(16)\&g1(1
                                 g1(12)&g1(12)&g1(8)&g1(8)&g1(4)&g1(4)&g1(0)&g1(0));
     row2: blackbox
                      port map(clk, pik_1, pkj_1, gik_1, gkj_1, pij_1, gij_1);
     p2(30 downto 29) <= pij_1(15 downto 14);
    p2(26 downto 25) <= pij_1(13 downto 12);
     p2(22 downto 21) <= pij_1(11 downto 10);
     p2(18 downto 17) <= pij_1(9 downto 8);
    p2(14 downto 13) <= pij_1(7 downto 6); p2(10 downto 9) <= pij_1(5 downto 4);
    p2(6 downto 5) <= pij_1(3 downto 2); p2(2 downto 1) <= pij_1(1 downto 0);
     g2(30 downto 29) <= gij_1(15 downto 14);
     g2(26 downto 25) <= gij_1(13 downto 12);
     g2(22 downto 21) <= gij_1(11 downto 10);
     g2(18 downto 17) <= gij_1(9 downto 8);
    g2(14 downto 13) <= gij_1(7 downto 6); g2(10 downto 9) <= gij_1(5 downto 4);
    g2(6 downto 5) <= gij_1(3 downto 2); g2(2 downto 1) <= gij_1(1 downto 0);
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity row3 is
     port(clk:
                                      in STD_LOGIC;
                  p2, g2: in STD_LOGIC_VECTOR(30 downto 0);
                   p3, g3: out STD_LOGIC_VECTOR(30 downto 0));
end;
architecture synth of row3 is
     component blackbox is
          port (clk: in STD_LOGIC;
                           pik, pkj: in STD_LOGIC_VECTOR(15 downto 0);
                           gik, gkj: in STD_LOGIC_VECTOR(15 downto 0);
                           pij:
                                                       out STD_LOGIC_VECTOR(15 downto 0);
                                                       out STD_LOGIC_VECTOR(15 downto 0));
                           qij:
     end component;
     component flop is generic(width: integer);
          port(clk: in STD_LOGIC;
                        d: in STD_LOGIC_VECTOR(width-1 downto 0);
```

```
out STD_LOGIC_VECTOR(width-1 downto 0));
    end component;
    -- internal signals for calculating p, g
    signal pik_2, gik_2, pkj_2, gkj_2,
                  pij_2, gij_2: STD_LOGIC_VECTOR(15 downto 0);
    -- internal signals for pipeline registers
    signal pg2_in, pg3_out: STD_LOGIC_VECTOR(29 downto 0);
begin
   pg2_in <= (p2(26 downto 23)&p2(18 downto 15)&p2(10 downto 7)&
                           p2(2 downto 0)&
                      g2(26 downto 23)&g2(18 downto 15)&g2(10 downto 7)&g2(2 downto 0));
    flop3_pg: flop generic map(30) port map (clk, pg2_in, pg3_out);
    p3(26 downto 23) <= pg3_out(29 downto 26);
    p3(18 downto 15) <= pg3_out(25 downto 22);
   p3(10 downto 7) <= pg3_out(21 downto 18);
   p3(2 downto 0) <= pg3_out(17 downto 15);
    g3(26 downto 23) <= pg3_out(14 downto 11);
    g3(18 downto 15) <= pg3_out(10 downto 7);
    g3(10 downto 7) <= pg3_out(6 downto 3);
    g3(2 downto 0) <= pg3_out(2 downto 0);
    -- pg calculations
    pik_2 <= (p2(30 downto 27)&p2(22 downto 19)&
                         p2(14 downto 11)&p2(6 downto 3));
    gik_2 <= (g2(30 downto 27)&g2(22 downto 19)&
                         g2(14 downto 11)&g2(6 downto 3));
    pkj_2 \ll (p2(26)&p2(26)&p2(26)&p2(26)&
                        p2(18)&p2(18)&p2(18)&p2(18)&
                         p2(10)&p2(10)&p2(10)&p2(10)&
                         p2(2)&p2(2)&p2(2)&p2(2));
    gkj_2 \ll (g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26)\&g2(26
                         g2(18)&g2(18)&g2(18)&g2(18)&
                         g2(10)&g2(10)&g2(10)&g2(10)&
                         g2(2)&g2(2)&g2(2)&g2(2));
    row3: blackbox
                port map(clk, pik_2, pkj_2, gik_2, gkj_2, pij_2, gij_2);
    p3(30 downto 27) <= pij_2(15 downto 12);
    p3(22 downto 19) <= pij_2(11 downto 8);
   p3(14 downto 11) <= pij_2(7 downto 4); p3(6 downto 3) <= pij_2(3 downto 0);
   g3(30 downto 27) <= gij_2(15 downto 12);
   g3(22 downto 19) <= gij 2(11 downto 8);
   g3(14 downto 11) <= gij_2(7 downto 4); g3(6 downto 3) <= gij_2(3 downto 0);
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity row4 is
    port(clk:
                              in STD_LOGIC;
              p3, g3: in STD_LOGIC_VECTOR(30 downto 0);
              p4, g4: out STD_LOGIC_VECTOR(30 downto 0));
end;
architecture synth of row4 is
    component blackbox is
        port (clk:
                                         in STD_LOGIC;
                     pik, pkj: in STD_LOGIC_VECTOR(15 downto 0);
                     gik, gkj: in STD_LOGIC_VECTOR(15 downto 0);
                     pij:
                                          out STD_LOGIC_VECTOR(15 downto 0);
                     gij:
                                          out STD_LOGIC_VECTOR(15 downto 0));
    end component;
```

```
component flop is generic(width: integer);
           port(clk: in STD_LOGIC;
                          d: in STD_LOGIC_VECTOR(width-1 downto 0);
                                      out STD_LOGIC_VECTOR(width-1 downto 0));
                           a:
     end component;
     -- internal signals for calculating p, g
     signal pik_3, gik_3, pkj_3, gkj_3,
                           pij_3, gij_3: STD_LOGIC_VECTOR(15 downto 0);
     -- internal signals for pipeline registers
     signal pg3_in, pg4_out: STD_LOGIC_VECTOR(29 downto 0);
begin
    pg3_in <= (p3(22 downto 15)&p3(6 downto 0)&g3(22 downto 15)&g3(6 downto 0));
     flop4_pg: flop generic map(30) port map (clk, pg3_in, pg4_out);
     p4(22 downto 15) <= pg4_out(29 downto 22);
     p4(6 downto 0) <= pg4_out(21 downto 15);
     g4(22 downto 15) <= pg4 out(14 downto 7);
     g4(6 downto 0) <= pg4_out(6 downto 0);
     -- pg calculations
     pik_3 <= (p3(30 downto 23)&p3(14 downto 7));
     gik_3 <= (g3(30 downto 23)&g3(14 downto 7));
     pkj_3 \le (p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22)&p3(22
                                   p3(6)&p3(6)&p3(6)&p3(6)&p3(6)&p3(6)&p3(6));
     gkj_3 <= (g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(22)\&g3(2
                                   g3(6)&g3(6)&g3(6)&g3(6)&g3(6)&g3(6)&g3(6));
     row4: blackbox
                        port map(clk, pik_3, pkj_3, gik_3, gkj_3, pij_3, gij_3);
     p4(30 downto 23) <= pij_3(15 downto 8);
     p4(14 downto 7) <= pij_3(7 downto 0);
     g4(30 downto 23) <= gij_3(15 downto 8);
     g4(14 downto 7) <= gij_3(7 downto 0);
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity row5 is
     port(clk:
                                            in STD_LOGIC;
                    p4, g4: in STD_LOGIC_VECTOR(30 downto 0);
                     p5, g5: out STD_LOGIC_VECTOR(30 downto 0));
end;
architecture synth of row5 is
     component blackbox is
                                                           in STD_LOGIC;
           port (clk:
                     pik, pkj: in STD_LOGIC_VECTOR(15 downto 0);
                              gik, gkj: in STD_LOGIC_VECTOR(15 downto 0);
                                                           out STD_LOGIC_VECTOR(15 downto 0);
                             pij:
                             qij:
                                                            out STD_LOGIC_VECTOR(15 downto 0));
     end component;
     component flop is generic(width: integer);
           port(clk: in STD_LOGIC;
                           d: in STD_LOGIC_VECTOR(width-1 downto 0);
                           q: out STD_LOGIC_VECTOR(width-1 downto 0));
     end component;
     -- internal signals for calculating p, g
     signal pik_4, gik_4, pkj_4, gkj_4,
                           pij_4, gij_4: STD_LOGIC_VECTOR(15 downto 0);
      -- internal signals for pipeline registers
     signal pg4_in, pg5_out: STD_LOGIC_VECTOR(29 downto 0);
```

```
begin
 pg4_in <= (p4(14 downto 0)&g4(14 downto 0));
 flop4_pg: flop generic map(30) port map (clk, pg4_in, pg5_out);
 p5(14 downto 0) <= pg5_out(29 downto 15); g5(14 downto 0) <= pg5_out(14
downto 0);
 -- pg calculations
 pik_4 <= p4(30 downto 15);
 gik_4 <= g4(30 downto 15);
 pkj_4 \le p4(14)&p4(14)&p4(14)&p4(14)&
           p4(14)&p4(14)&p4(14)&p4(14)&
           p4(14)&p4(14)&p4(14)&p4(14)&
           p4(14)&p4(14)&p4(14)&p4(14);
 gkj_4 \le g4(14)&g4(14)&g4(14)&g4(14)&
           g4(14)&g4(14)&g4(14)&g4(14)&
           g4(14)&g4(14)&g4(14)&g4(14)&
           g4(14)&g4(14)&g4(14)&g4(14);
 row5: blackbox
       port map(clk, pik_4, gik_4, pkj_4, gkj_4, pij_4, gij_4);
                 p5(30 downto 15) <= pij_4; g5(30 downto 15) <= gij_4;
end;
```

#### Exercise 5.43



FIGURE 5.7 Up/Down counter

## Exercise 5.45



FIGURE 5.8 32-bit counter that increments by 4 or loads a new value, D

#### Exercise 5.47

# **SystemVerilog**

### **VHDL**

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity scanflop4 is
 port(clk, test, sin: in STD_LOGIC;
      d: in
               STD_LOGIC_VECTOR(3 downto 0);
       q: inout STD_LOGIC_VECTOR(3 downto 0);
       sout:
                       out STD_LOGIC);
end;
architecture synth of scanflop4 is
begin
 process(clk, test) begin
   if rising_edge(clk) then
     if test then
       q <= d;
      else
       q <= q(2 downto 0) & sin;
     end if;
   end if;
 end process;
 sout \leq q(3);
end;
```

#### Exercise 5.49

http://www.intel.com/design/flash/articles/what.htm

Flash memory is a nonvolatile memory because it retains its contents after power is turned off. Flash memory allows the user to electrically program and erase information. Flash memory uses memory cells similar to an EEPROM, but with a much thinner, precisely grown oxide between a floating gate and the substrate (see Figure 5.9).

Flash programming occurs when electrons are placed on the floating gate. This is done by forcing a large voltage (usually 10 to 12 volts) on the control gate. Electrons quantum-mechanically tunnel from the source through the thin oxide onto the control gate. Because the floating gate is completely insulated by oxide, the charges are trapped on the floating gate during normal operation. If electrons are stored on the floating gate, it blocks the effect of the control gate. The electrons on the floating gate can be removed by reversing the procedure, i.e., by placing a large negative voltage on the control gate.

The default state of a flash bitcell (when there are no electrons on the floating gate) is ON, because the channel will conduct when the wordline is HIGH. After the bitcell is programmed (i.e., when there are electrons on the floating gate), the state of the bitcell is OFF, because the floating gate blocks the effect of the control gate. Flash memory is a key element in thumb drives, cell phones, digital cameras, Blackberries, and other low-power devices that must retain their memory when turned off.



FIGURE 5.9 Flash EEPROM

#### Exercise 5.51



### Exercise 5.53

(a) Number of inputs =  $2 \times 16 + 1 = 33$ Number of outputs = 16 + 1 = 17

Thus, this would require a  $2^{33}$  x 17-bit ROM.

(b) Number of inputs = 16 Number of outputs = 16

Thus, this would require a 2<sup>16</sup> x 16-bit ROM.

(c) Number of inputs = 16 Number of outputs = 4

Thus, this would require a  $2^{16}$  x 4-bit ROM.

All of these implementations are not good design choices. They could all be implemented in a smaller amount of hardware using discrete gates.

# Exercise 5.55

# (a) 1 LE

| (  | A)   | (B)    | (C)    | (D)    | (Y)        |                          |
|----|------|--------|--------|--------|------------|--------------------------|
| da | ta 1 | data 2 | data 3 | data 4 | LUT output |                          |
| (  | )    | 0      | 0      | 0      | 1          |                          |
| (  | )    | 0      | 0      | 1      | 1          | A — data 1               |
| (  | )    | 0      | 1      | 0      | 1          | A — data 1<br>B — data 2 |
| (  | )    | 0      | 1      | 1      | 1          | C data 2                 |
| (  | )    | 1      | 0      | 0      | 1          | D data 4                 |
| (  | )    | 1      | 0      | 1      | 1          | uala 4 LUT               |
| (  | )    | 1      | 1      | 0      | 1          | LE )                     |
| (  | )    | 1      | 1      | 1      | 1          |                          |
|    | 1    | 0      | 0      | 0      | 1          |                          |
| -  | 1    | 0      | 0      | 1      | 1          |                          |
| -  | 1    | 0      | 1      | 0      | 1          |                          |
|    | 1    | 0      | 1      | 1      | 0          |                          |
| -  | 1    | 1      | 0      | 0      | 0          |                          |
| -  | 1    | 1      | 0      | 1      | 1          |                          |
| -  | 1    | 1      | 1      | 0      | 0          |                          |
| -  | 1    | 1      | 1      | 1      | 1          |                          |

(b) 2 LEs

| (B)<br>data 1 | (C)<br>data 2 | (D)<br>data 3 | (E)<br>data 4 | (X)<br>LUT output | <sup>(A)</sup><br>data 1 | (X)<br>data 2 | data 3 | data 4 | (Y)<br>LUT output |
|---------------|---------------|---------------|---------------|-------------------|--------------------------|---------------|--------|--------|-------------------|
| 0             | 0             | 0             | 0             | 1                 | 0                        | 0             | Х      | Х      | 0                 |
| 0             | 0             | 0             | 1             | 1                 | 0                        | 1             | X      | Х      | 1                 |
| 0             | 0             | 1             | 0             | 1                 | 1                        | 0             | X      | Х      | 1                 |
| 0             | 0             | 1             | 1             | 1                 | 1                        | 1             | X      | Х      | 1                 |
| 0             | 1             | 0             | 0             | 1                 |                          |               |        |        |                   |
| 0             | 1             | 0             | 1             | 0                 |                          |               |        |        |                   |
| 0             | 1             | 1             | 0             | 0                 |                          |               |        |        |                   |
| 0             | 1             | 1             | 1             | 0                 |                          |               |        |        |                   |
| 1             | 0             | 0             | 0             | 1                 |                          |               |        |        |                   |
| 1             | 0             | 0             | 1             | 0                 |                          |               |        |        |                   |
| 1             | 0             | 1             | 0             | 0                 |                          |               |        |        |                   |
| 1             | 0             | 1             | 1             | 0                 |                          |               |        |        |                   |
| 1             | 1             | 0             | 0             | 1                 |                          |               |        |        |                   |
| 1             | 1             | 0             | 1             | 0                 |                          |               |        |        |                   |
| 1             | 1             | 1             | 0             | 0                 |                          |               |        |        |                   |
| 1             | 1             | 1             | 1             | 0                 |                          |               |        |        |                   |



SOLUTIONS 181

(c) 2 LEs

| (A)    | (B)    | (C)    | (D)    | (Y)        | (A)    | (B)    | (C)    | (D)    | (Z)        |
|--------|--------|--------|--------|------------|--------|--------|--------|--------|------------|
| data 1 | data 2 | data 3 | data 4 | LUT output | data 1 | data 2 | data 3 | data 4 | LUT output |
| 0      | 0      | 0      | 0      | 0          | 0      | 0      | 0      | 0      | 0          |
| 0      | 0      | 0      | 1      | 1          | 0      | 0      | 0      | 1      | 0          |
| 0      | 0      | 1      | 0      | 0          | 0      | 0      | 1      | 0      | 0          |
| 0      | 0      | 1      | 1      | 1          | 0      | 0      | 1      | 1      | 0          |
| 0      | 1      | 0      | 0      | 0          | 0      | 1      | 0      | 0      | 0          |
| 0      | 1      | 0      | 1      | 1          | 0      | 1      | 0      | 1      | 1          |
| 0      | 1      | 1      | 0      | 0          | 0      | 1      | 1      | 0      | 0          |
| 0      | 1      | 1      | 1      | 1          | 0      | 1      | 1      | 1      | 1          |
| 1      | 0      | 0      | 0      | 0          | 1      | 0      | 0      | 0      | 0          |
| 1      | 0      | 0      | 1      | 1          | 1      | 0      | 0      | 1      | 1          |
| 1      | 0      | 1      | 0      | 1          | 1      | 0      | 1      | 0      | 0          |
| 1      | 0      | 1      | 1      | 1          | 1      | 0      | 1      | 1      | 0          |
| 1      | 1      | 0      | 0      | 0          | 1      | 1      | 0      | 0      | 0          |
| 1      | 1      | 0      | 1      | 1          | 1      | 1      | 0      | 1      | 1          |
| 1      | 1      | 1      | 0      | 0          | 1      | 1      | 1      | 0      | 0          |
| 1      | 1      | 1      | 1      | 1          | 1      | 1      | 1      | 1      | 1          |





(d) 2 LEs

| (A <sub>3</sub> )<br>data 1 | (A <sub>2</sub> )<br>data 2 | (A <sub>1</sub> )<br>data 3 | (A <sub>0</sub> )<br>data 4 | (D)<br>LUT output | (A <sub>3</sub> )<br>data 1 | (A <sub>2</sub> )<br>data 2 | (A <sub>1</sub> )<br>data 3 | data 4 | (P)<br>LUT output |
|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-------------------|-----------------------------|-----------------------------|-----------------------------|--------|-------------------|
| 0                           | 0                           | 0                           | 0                           | 0                 | 0                           | 0                           | 0                           | 0      | 0                 |
| 0                           | 0                           | 0                           | 1                           | 0                 | 0                           | 0                           | 0                           | 1      | 0                 |
| 0                           | 0                           | 1                           | 0                           | 0                 | 0                           | 0                           | 1                           | 0      | 1                 |
| 0                           | 0                           | 1                           | 1                           | 1                 | 0                           | 0                           | 1                           | 1      | 1                 |
| 0                           | 1                           | 0                           | 0                           | 0                 | 0                           | 1                           | 0                           | 0      | 0                 |
| 0                           | 1                           | 0                           | 1                           | 0                 | 0                           | 1                           | 0                           | 1      | 1                 |
| 0                           | 1                           | 1                           | 0                           | 1                 | 0                           | 1                           | 1                           | 0      | 0                 |
| 0                           | 1                           | 1                           | 1                           | 0                 | 0                           | 1                           | 1                           | 1      | 1                 |
| 1                           | 0                           | 0                           | 0                           | 0                 | 1                           | 0                           | 0                           | 0      | 0                 |
| 1                           | 0                           | 0                           | 1                           | 1                 | 1                           | 0                           | 0                           | 1      | 0                 |
| 1                           | 0                           | 1                           | 0                           | 0                 | 1                           | 0                           | 1                           | 0      | 0                 |
| 1                           | 0                           | 1                           | 1                           | 0                 | 1                           | 0                           | 1                           | 1      | 1                 |
| 1                           | 1                           | 0                           | 0                           | 1                 | 1                           | 1                           | 0                           | 0      | 0                 |
| 1                           | 1                           | 0                           | 1                           | 0                 | 1                           | 1                           | 0                           | 1      | 1                 |
| 1                           | 1                           | 1                           | 0                           | 0                 | 1                           | 1                           | 1                           | 0      | 0                 |
| 1                           | 1                           | 1                           | 1                           | 1                 | 1                           | 1                           | 1                           | 1      | 0                 |





# (e) 2 LEs

| $(A_3)$ | $(A_2)$ | $(A_1)$ | $(A_0)$ | (Y <sub>0</sub> ) | $(A_3)$ | $(A_2)$ | (A <sub>1</sub> ) | $(A_0)$ | (Y <sub>1</sub> ) |  |
|---------|---------|---------|---------|-------------------|---------|---------|-------------------|---------|-------------------|--|
|         | data 2  | data 3  | data 4  | LUT output        | data 1  | data 2  | data 3            | data 4  | LUT output        |  |
| 0       | 0       | 0       | 0       | 0                 | 0       | 0       | 0                 | 0       | 0                 |  |
| 0       | 0       | 0       | 1       | 0                 | 0       | 0       | 0                 | 1       | 0                 |  |
| 0       | 0       | 1       | 0       | 1                 | 0       | 0       | 1                 | 0       | 0                 |  |
| 0       | 0       | 1       | 1       | 1                 | 0       | 0       | 1                 | 1       | 0                 |  |
| 0       | 1       | 0       | 0       | 0                 | 0       | 1       | 0                 | 0       | 1                 |  |
| 0       | 1       | 0       | 1       | 0                 | 0       | 1       | 0                 | 1       | 1                 |  |
| 0       | 1       | 1       | 0       | 0                 | 0       | 1       | 1                 | 0       | 1                 |  |
| 0       | 1       | 1       | 1       | 0                 | 0       | 1       | 1                 | 1       | 1                 |  |
| 1       | 0       | 0       | 0       | 1                 | 1       | 0       | 0                 | 0       | 1                 |  |
| 1       | 0       | 0       | 1       | 1                 | 1       | 0       | 0                 | 1       | 1                 |  |
| 1       | 0       | 1       | 0       | 1                 | 1       | 0       | 1                 | 0       | 1                 |  |
| 1       | 0       | 1       | 1       | 1                 | 1       | 0       | 1                 | 1       | 1                 |  |
| 1       | 1       | 0       | 0       | 1                 | 1       | 1       | 0                 | 0       | 1                 |  |
| 1       | 1       | 0       | 1       | 1                 | 1       | 1       | 0                 | 1       | 1                 |  |
| 1       | 1       | 1       | 0       | 1                 | 1       | 1       | 1                 | 0       | 1                 |  |
| 1       | 1       | 1       | 1       | 1                 | 1       | 1       | 1                 | 1       | 1                 |  |





### Exercise 5.57

(a) 5 LEs (2 for next state logic and state registers, 3 for output logic)

$$t_{pd} = t_{\text{pd\_LE}} + t_{\text{wire}}$$
  
= (381+246) ps  
= 627 ps  
 $T_c \ge t_{pcq} + t_{pd} + t_{\text{setup}}$   
 $\ge [199 + 627 + 76] \text{ ps}$   
= 902 ps  
 $f = 1 / 902 \text{ ps} = 1.1 \text{ GHz}$   
(c)

First, we check that there is no hold time violation with this amount of clock skew.

$$t_{cd\_LE} = t_{pd\_LE} = 381 \text{ ps}$$
  
 $t_{cd} = t_{cd\_LE} + t_{wire} = 627 \text{ ps}$ 

$$t_{\text{skew}} < (t_{ccq} + t_{cd}) - t_{\text{hold}}$$
  
< [(199 + 627) - 0] ps  
< **826 ps**

3 ns is less than 826 ps, so there is no hold time violation.

Now we find the fastest frequency at which it can run.

$$T_c \ge t_{pcq} + t_{pd} + t_{\text{setup}} + t_{\text{skew}}$$
  
 $\ge [0.902 + 3] \text{ ns}$   
 $= 3.902 \text{ ns}$   
 $f = 1 / 3.902 \text{ ns} = 256 \text{ MHz}$ 

### Exercise 5.59

First, we find the cycle time:

$$T_c = 1/f = 1/100 \text{ MHz} = 10 \text{ ns}$$
  
 $T_c \ge t_{pcq} + Nt_{\text{LE+wire}} + t_{\text{setup}}$   
 $10 \text{ ns} \ge [0.199 + N(0.627) + 0.076] \text{ ns}$ 

Thus,  $N \le 15.5$ 

The maximum number of LEs on the critical path is 15.

With at most one LE on the critical path and no clock skew, the fastest the FSM will run is:

$$T_c \ge [0.199 + 0.627 + 0.076] \text{ ns}$$
  
  $\ge 0.902 \text{ ns}$   
 $f = 1 / 0.902 \text{ ns} = 1.1 GHz$ 

### **Question 5.1**

$$(2^{N}-1)(2^{N}-1) = 2^{2N} - 2^{N+1} + 1$$

# **Question 5.3**



FIGURE 5.10 BCD adder: (a) 4-bit block, (b) underlying hardware, (c) 8-bit BCD adder

(continued from previous page)

## **SystemVerilog**

```
output logic [7:0] s,
             output logic
                            cout);
 logic c0;
 bcdadd_4 bcd0(a[3:0], b[3:0], cin, s[3:0], c0);
 bcdadd_4 bcd1(a[7:4], b[7:4], c0, s[7:4], cout);
endmodule
output logic [3:0] s,
             output logic
                            cout);
 logic [4:0] result, sub10;
 assign result = a + b + cin;
 assign sub10 = result - 10;
 assign cout = ~sub10[4];
 assign s = sub10[4] ? result[3:0] : sub10[3:0];
endmodule
```

### **VHDL**

```
library IEEE; use IEEE.STD_LOGIC_1164.all;
entity bcdadd_8 is
 port(a, b: in STD_LOGIC_VECTOR(7 downto 0);
      cin: in STD_LOGIC;
      s: out STD_LOGIC_VECTOR(7 downto 0);
      cout: out STD_LOGIC);
end;
architecture synth of bcdadd 8 is
  component bcdadd_4
  port(a, b: in STD_LOGIC_VECTOR(3 downto 0);
      cin: in STD_LOGIC;
      s: out STD LOGIC VECTOR(3 downto 0);
      cout: out STD_LOGIC);
  end component;
 signal c0: STD_LOGIC;
begin
 bcd0: bcdadd 4
    port map(a(3 downto 0), b(3 downto 0), cin, s(3
downto 0), c0);
 bcd1: bcdadd_4
    port map(a(7 downto 4), b(7 downto 4), c0, s(7
downto 4), cout);
end;
library IEEE; use IEEE.STD_LOGIC_1164.all;
use IEEE.STD_LOGIC_UNSIGNED.all;
use IEEE.STD_LOGIC_ARITH.all;
entity bcdadd 4 is
  port(a, b: in STD_LOGIC_VECTOR(3 downto 0);
      cin: in STD_LOGIC;
      s: out STD_LOGIC_VECTOR(3 downto 0);
      cout: out STD_LOGIC);
end;
architecture synth of bcdadd_4 is
signal result, sub10, a5, b5: STD_LOGIC_VECTOR(4
downto 0);
begin
  a5 <= '0' & a;
 b5 <= '0' & b;
  result <= a5 + b5 + cin;
  sub10 <= result - "01010";
  cout <= not (sub10(4));
  s \le result(3 downto 0) when sub10(4) = '1'
      else sub10(3 downto 0);
end;
```